Renesas H8S/2138 Series Manuel Page 70

  • Télécharger
  • Ajouter à mon manuel
  • Imprimer
  • Page
    / 148
  • Table des matières
  • MARQUE LIVRES
  • Noté. / 5. Basé sur avis des utilisateurs
Vue de la page 69
Microcomputer Technical Q&A
62
Q&A No.: QAH8S-053
Category: Electrical Characteristics
Subject: RD Signal Timing
Question
With successive read cycles, does the RD signal go high momentarily when the bus cycle changes,
or does it remain low?
Answer
The RD signal goes high momentarily. The RD signal rise delay time t
RSD2
and fall delay time t
RSD1
are virtually the same (t
RSD1
t
RSD2
). Therefore, the high-level width of the RD signal is as follows:
Since t
RSD1
t
RSD2
,
RD signal high-level width = (t
cyc
/2) + t
RSD1
– t
RSD2
(t
cyc
/2)
T1
T2 T3
φ
A23 to A0
t
AD
t
RSD2
Hi
g
h-level width
t
AS
t
RSD1
t
RSD2
RD
RD Signal Timing
Vue de la page 69
1 2 ... 65 66 67 68 69 70 71 72 73 74 75 ... 147 148

Commentaires sur ces manuels

Pas de commentaire